### **CSCI 564 Advanced Computer Architecture**

Lecture 07: Virtual Memory

Ismet Dagli (credit to Dr. Bo Wu and Sumner Evans)

February 5, 2024

Colorado School of Mines

### Remainder: Cache Optimizations (Compulsory)

The idea is to *speculate* on future instruction and data accesses and fetch them into cache.

Instruction accesses are easier to predict than data accesses.

Varieties of prefetching

- Hardware prefetching
- Software prefetching
- Mixed schemes

### Remainder: Cache Optimizations (Compulsory)

The idea is to *speculate* on future instruction and data accesses and fetch them into cache.

Instruction accesses are easier to predict than data accesses.

Varieties of prefetching:

- Hardware prefetching
- Software prefetching
- Mixed schemes

#### Remainder: Cache Optimizations (Conflict)

Conflict misses occur when the data we need was in the cache previously, but got evicted.

When do evictions occur?

- Direct-mapped: another request mapped to the same cache line
- Associative: too many requests mapped to the same set

Approach: Colliding Threads and Data

#### Remainder: Cache Optimizations (Capacity)

Capacity misses occur because the processor is trying to access too much data. If the working set is bigger than the cache, you are going to miss frequently.

- Increase capacity
- More associativity or more associative "sets"
  - · Costs area and makes the cache slower
- Cache hierarchy does this implicitly already
  - If the working set "falls out" of the L1 cache, L2 cache can still be utilized
- You make L1 as big as you can within your cycle time and the L2 and L3 as big as you can while keeping it on chip.
- Tiling

Why Do We Need Virtual Memory?

### Memory: Ideal Programmer's View

To a programmer, memory should be a black-box.



Ideally, memory should also be a zero-latency, infinite bandwidth, infinite capacity, linear memory space.

### Memory: Ideal Programmer's View

To a programmer, memory should be a black-box.



Ideally, memory should also be a zero-latency, infinite bandwidth, infinite capacity, linear memory space.

#### A Modern Memory Hierarchy













(Physical) Memory 0x10000 (64KB)







(Physical) Memory

0x10000 (64KB)

Stack

Heap

0x00000





(Physical) Memory



0x00000





(Physical) Memory

0x10000 (64KB)



0x00000

#### (Physical) Memory



8GB Stack



























- Abstraction and Isolation
- Memory Overcommitment
- Efficient Use of Physical Memory
- Program Bigger Than Physical Memory
- Simplified Memory Management for Programs
- Flexibility

- Abstraction and Isolation
- Memory Overcommitment
- Efficient Use of Physical Memory
- Program Bigger Than Physical Memory
- Simplified Memory Management for Programs
- Flexibility

- Abstraction and Isolation
- Memory Overcommitment
- Efficient Use of Physical Memory
- Program Bigger Than Physical Memory
- Simplified Memory Management for Programs
- Flexibility

- Abstraction and Isolation
- Memory Overcommitment
- Efficient Use of Physical Memory
- Program Bigger Than Physical Memory
- Simplified Memory Management for Programs
- Flexibility

- Abstraction and Isolation
- Memory Overcommitment
- Efficient Use of Physical Memory
- Program Bigger Than Physical Memory
- Simplified Memory Management for Programs
- Flexibility

- Abstraction and Isolation
- Memory Overcommitment
- Efficient Use of Physical Memory
- Program Bigger Than Physical Memory
- Simplified Memory Management for Programs
- Flexibility

Virtual memory is a fundamental concept in computing systems, providing several important benefits and capabilities. The key reasons why virtual memory is needed:

- Abstraction and Isolation
- Memory Overcommitment
- Efficient Use of Physical Memory
- Program Bigger Than Physical Memory
- Simplified Memory Management for Programs
- Flexibility

Virtual Memory to the Rescue

In addition to the memory hierarchy, we will create a *virtual* address space further disconnecting the program from the physical memory.

We need a virtual-to-physical mapping to facilitate this.

We will break both address spaces up into *pages*. Typically, 4KiB in size, although sometimes larger.

We use a page table to map between virtual and physical pages

In addition to the memory hierarchy, we will create a *virtual* address space further disconnecting the program from the physical memory.

We need a virtual-to-physical mapping to facilitate this.

We will break both address spaces up into *pages*. Typically, 4KiB in size, although sometimes larger.

We use a page table to map between virtual and physical pages.

In addition to the memory hierarchy, we will create a *virtual* address space further disconnecting the program from the physical memory.

We need a virtual-to-physical mapping to facilitate this.

We will break both address spaces up into *pages*. Typically, 4KiB in size, although sometimes larger.

We use a page table to map between virtual and physical pages.

In addition to the memory hierarchy, we will create a *virtual* address space further disconnecting the program from the physical memory.

We need a virtual-to-physical mapping to facilitate this.

We will break both address spaces up into *pages*. Typically, 4KiB in size, although sometimes larger.

We use a page table to map between virtual and physical pages.

In addition to the memory hierarchy, we will create a *virtual* address space further disconnecting the program from the physical memory.

We need a virtual-to-physical mapping to facilitate this.

We will break both address spaces up into *pages*. Typically, 4KiB in size, although sometimes larger.

We use a page table to map between virtual and physical pages.

**Implementing Virtual Memory** 

# Keeping Track of the Mapping



## The Mapping Process



## **Two Problems with Virtual Memory**

- 1. How do we store the map compactly?
- 2. How do we perform translation quickly?

## 1. Storing the Map Compactly: How Big is it?

- For a 32-bit address space
  - 4 GiB of virtual addresses
  - 1 million pages
  - Each entry is 4 bytes (a single 32-bit physical address)
  - 4 MiB of map
- For a 64-bit address space
  - 16 exabytes of virtual address space
  - 4 peta-pages
  - Each entry is 8 bytes (a single 64-bit physical address)
  - 64 PiB of map
  - For context, all of Wikimedia Commons (including images, videos, etc.) was approximately 200 TiB of data in 2018.

# 1. Storing the Map Compactly: How Big is it?

- For a 32-bit address space
  - 4 GiB of virtual addresses
  - 1 million pages
  - Each entry is 4 bytes (a single 32-bit physical address)
  - 4 MiB of map
- For a 64-bit address space
  - 16 exabytes of virtual address space
  - 4 peta-pages
  - Each entry is 8 bytes (a single 64-bit physical address)
  - 64 PiB of map!
  - For context, all of Wikimedia Commons (including images, videos, etc.) was approximately 200 TiB of data in 2018.

# 1. Storing the Map Compactly: How Big is it?

- For a 32-bit address space
  - 4 GiB of virtual addresses
  - 1 million pages
  - Each entry is 4 bytes (a single 32-bit physical address)
  - 4 MiB of map
- For a 64-bit address space
  - 16 exabytes of virtual address space
  - 4 peta-pages
  - Each entry is 8 bytes (a single 64-bit physical address)
  - 64 PiB of map!
  - For context, all of Wikimedia Commons (including images, videos, etc.) was approximately 200 TiB of data in 2018.

#### Clearly we need a way to shrink the map!

Try just storing the entries that matter (enough for your physical address space).

- A 64 GiB, 64-bit machine
- 16 MiB pages →128 MiB of map!
- Still pretty big (even L3 cache couldn't contain the entire page table)!

What we really need is a sparse representation

- The OS allocates stuff all over the place.
- For security, convenience, or caching optimizations
- Example: stack is at the "top" of memory and the heap is at the "bottom".

Clearly we need a way to shrink the map!

Try just storing the entries that matter (enough for your physical address space).

- A 64 GiB, 64-bit machine
- 16 MiB pages  $\rightarrow$ 128 MiB of map!
- Still pretty big (even L3 cache couldn't contain the entire page table)!

What we really need is a sparse representation.

- The OS allocates stuff all over the place.
- For security, convenience, or caching optimizations
- Example: stack is at the "top" of memory and the heap is at the "bottom".

Clearly we need a way to shrink the map!

Try just storing the entries that matter (enough for your physical address space).

- A 64 GiB, 64-bit machine
- 16 MiB pages  $\rightarrow$ 128 MiB of map!
- Still pretty big (even L3 cache couldn't contain the entire page table)!

What we really need is a sparse representation.

- The OS allocates stuff all over the place.
- For security, convenience, or caching optimizations
- Example: stack is at the "top" of memory and the heap is at the "bottom".

Clearly we need a way to shrink the map!

Try just storing the entries that matter (enough for your physical address space).

- A 64 GiB, 64-bit machine
- 16 MiB pages  $\rightarrow$ 128 MiB of map!
- Still pretty big (even L3 cache couldn't contain the entire page table)!

What we really need is a *sparse* representation.

- The OS allocates stuff all over the place.
- For security, convenience, or caching optimizations
- Example: stack is at the "top" of memory and the heap is at the "bottom".

Clearly we need a way to shrink the map!

Try just storing the entries that matter (enough for your physical address space).

- A 64 GiB, 64-bit machine
- 16 MiB pages →128 MiB of map!
- Still pretty big (even L3 cache couldn't contain the entire page table)!

What we really need is a sparse representation.

- The OS allocates stuff all over the place.
- For security, convenience, or caching optimizations
- Example: stack is at the "top" of memory and the heap is at the "bottom".

## 1. Storing the Map Compactly: Hierarchical Page Tables

We can use a tree to hold the page table!

- Break the virtual page number into several pieces.
- If each piece is N bits, build a  $2^N$ -ary tree.
- Only store the parts of the tree that contain valid pages
- To do an address translation, walk down the tree using the pieces of the address to select which child to visit.

### 1. Storing the Map Compactly: Hierarchical Page Tables



# 2. Performing Translation Quickly: Why?

- Address translation has to happen for each memory access.
- This puts it squarely on the critical path for memory operations (which are already slow).

## 2. Performing Translation Quickly: Page Table is Too Slow!

- We could walk the page table on every memory access.
- Result: every load or store operation requires an additional
   3-4 loads to walk the page table!
- This is an unacceptable performance result.

## 2. Performing Translation Quickly: Page Table is Too Slow!

- We could walk the page table on every memory access.
- Result: every load or store operation requires an additional
   3-4 loads to walk the page table!
- This is an unacceptable performance result.

## 2. Performing Translation Quickly: Solution: TLBs!

- We have a lot of data (the page table) that we want to access very quickly (in a single clock cycle).
- Solution: add a cache!
- This cache holds page mappings and is called the translation lookaside buffer (TLB)

## 2. Performing Translation Quickly: Solution: TLBs!

- We have a lot of data (the page table) that we want to access very quickly (in a single clock cycle).
- Solution: add a cache!
- This cache holds page mappings and is called the translation lookaside buffer (TLB)



### 2. Performing Translation Quickly: TLB Details

- TLBs are small (16-512 entries), highly associative (often fully associative) caches for page table entries.
- Since it is a cache, there is a possibility of a TLB miss which can be expensive.
  - To make them less expensive, there are hardware page table walkers which are specialized state machines which can load page table entries into the TLB without OS intervention.
  - This means that the page table format is now part of the architecture.
  - Typically, the OS can disable the walker and implement its own format.

## 2. Performing Translation Quickly: TLB Details

- TLBs are small (16-512 entries), highly associative (often fully associative) caches for page table entries.
- Since it is a cache, there is a possibility of a *TLB miss* which can be expensive.
  - To make them less expensive, there are hardware page table walkers which are specialized state machines which can load page table entries into the TLB without OS intervention.
  - This means that the page table format is now part of the architecture.
  - Typically, the OS can disable the walker and implement its own format.

When to Translate?

#### Should we Translate Before or After Cache Access?

If we translate *before* we go to the cache we have a *physical cache*. That is, a cache that works on physical addresses.

**Critical Path:** TLB access time + Cache access time



Alternatively, we could translate *after* the cache. Now translation is only required on miss! This would be a *virtual cache* since it caches according to virtual addresses.

#### Should we Translate Before or After Cache Access?

If we translate *before* we go to the cache we have a *physical cache*. That is, a cache that works on physical addresses.

**Critical Path:** TLB access time + Cache access time



Alternatively, we could translate *after* the cache. Now translation is only required on miss! This would be a *virtual cache* since it caches according to virtual addresses.



### **Dangers of Virtual Cache: Context Switches**

#### Consider the following situation:

- 1. Process A is running. It issues a memory request to address 0x10000.
  - It is a miss, and 0x10000 is brought into the virtual cache.
- 2. A context switch occurs
- 3. Process B starts running. It issues a request for 0x10000
  - Will Process B get the right data?

## **Dangers of Virtual Cache: Context Switches**

#### Consider the following situation:

- 1. Process A is running. It issues a memory request to address 0x10000.
  - It is a miss, and 0x10000 is brought into the virtual cache.
- 2. A context switch occurs
- 3. Process B starts running. It issues a request for 0x10000.
  - Will Process B get the right data?

### **Dangers of Virtual Cache: Context Switches**

#### Consider the following situation:

- 1. Process A is running. It issues a memory request to address 0x10000.
  - It is a miss, and 0x10000 is brought into the virtual cache.
- 2. A context switch occurs
- 3. Process B starts running. It issues a request for 0x10000.
  - Will Process B get the right data?
  - No! We must flush virtual caches on context switch.

## Dangers of Virtual Cache: Aliasing

There is no rule that says each virtual address maps to different physical address.

- When this occurs, it is called "aliasing".
- Example:

|            |           | Cache   |      |
|------------|-----------|---------|------|
| Page Table |           | Address | Data |
| 0x1000     | 0xfff0000 | 0x1000  | Α    |
| 0x2000     | 0xfff0000 |         |      |
| 0,2000     | OXIIIOOOO | 0x2000  | A    |

Store B to 0x1000

Now, a load from 0x2000 will return the wrong value

## Dangers of Virtual Cache: Aliasing

There is no rule that says each virtual address maps to different physical address.

- When this occurs, it is called "aliasing".
- Example:

|            |           | Cache   |      |
|------------|-----------|---------|------|
| Page Table |           | Address | Data |
| 0x1000     | 0xfff0000 | 0x1000  | А    |
|            |           |         |      |
| 0x2000     | 0xfff0000 | 0x2000  | А    |

• Store B to 0x1000

|            |           | Cacrie  |      |  |
|------------|-----------|---------|------|--|
| Page Table |           | Address | Data |  |
| 0x1000     | 0xfff0000 | 0x1000  | В    |  |
| 0x2000     | 0xfff0000 | 0x2000  | Α    |  |
|            |           |         |      |  |

Now, a load from 0x2000 will return the wrong value

## Dangers of Virtual Cache: Aliasing

There is no rule that says each virtual address maps to different physical address.

- When this occurs, it is called "aliasing".
- Example:

|            |           | Cache   |      |
|------------|-----------|---------|------|
| Page Table |           | Address | Data |
| 0x1000     | 0xfff0000 | 0x1000  | А    |
|            |           |         |      |
| 0x2000     | 0xfff0000 | 0x2000  | A    |

• Store B to 0x1000

|   |            |           | Cache   |      |
|---|------------|-----------|---------|------|
|   | Page Table |           | Address | Data |
| 1 | 0x1000     | 0xfff0000 | 0x1000  | В    |
|   |            |           |         |      |
|   | 0x2000     | 0xfff0000 | 0x2000  | Α    |

Now, a load from 0x2000 will return the wrong value!

Aliases can be useful for implementing copy-on-write memory.

- Two virtual addresses pointing to the same physical address!
- Adjusting the page table is much faster for large copies.
- The initial copy is free, and the OS will catch attempts to write to the copy, and perform the actual copy lazily.
- There are also system calls that let you do this arbitrarily

Aliases can be useful for implementing copy-on-write memory.



- Two virtual addresses pointing to the same physical address!
- Adjusting the page table is much faster for large copies.
- The initial copy is free, and the OS will catch attempts to write to the copy, and perform the actual copy lazily.
- There are also system calls that let you do this arbitrarily.

Aliases can be useful for implementing copy-on-write memory.



- Two virtual addresses pointing to the same physical address!
- Adjusting the page table is much faster for large copies.
- The initial copy is free, and the OS will catch attempts to write to the copy, and perform the actual copy lazily.
- There are also system calls that let you do this arbitrarily.

Aliases can be useful for implementing copy-on-write memory.



- Two virtual addresses pointing to the same physical address!
- Adjusting the page table is much faster for large copies.
- The initial copy is free, and the OS will catch attempts to write to the copy, and perform the actual copy lazily.
- There are also system calls that let you do this arbitrarily.

#### Wheel Time!!!

## What are the advantages of virtual memory ??? What else ?

Remainder from the previous slide

- Abstraction and Isolation
- Memory Overcommitment
- Efficient Use of Physical Memory
- Program Bigger Than Physical Memory
- Simplified Memory Management for Programs
- Flexibility

#### Wheel Time!!!

### What are the advantages of virtual memory ??? What else ?

Remainder from the previous slide:

- Abstraction and Isolation
- Memory Overcommitment
- Efficient Use of Physical Memory
- Program Bigger Than Physical Memory
- Simplified Memory Management for Programs
- Flexibility

#### Wheel Time!!!

What are the advantages of virtual memory ??? What else ? Remainder from the previous slide:

- Abstraction and Isolation
- Memory Overcommitment
- Efficient Use of Physical Memory
- Program Bigger Than Physical Memory
- Simplified Memory Management for Programs
- Flexibility

# Optional Readings (After class)

```
Virtual memory I: https://www.cs.umd.edu/~meesh/411/CA-online/chapter/virtual-memory-i/index.html
Virtual memory II: https://www.cs.umd.edu/~meesh/411/CA-online/chapter/289/index.html
```